Mansour Assaf, Salema Khan, Sunil Das and Satyendra Biswas
The energy optimization techniques developed for conventional ad hoc networks do not appropriately address the unique features of the wireless embedded sensor networks (WESNs). In…
Abstract
The energy optimization techniques developed for conventional ad hoc networks do not appropriately address the unique features of the wireless embedded sensor networks (WESNs). In the WESN environment, only reducing the overall energy consumption is not considered enough to maximize the life span of the entire network, but maintaining full network connectivity for a sufficiently long period of time is also an important design goal due to the energy constraints of each node. The wireless radio is a major energy user and is often the focus of energy conservation mechanisms, since the nodes communicate in a shared medium (air interface). The medium access control (MAC) layer of the communication protocol stack arbitrates access to the communications link by manipulating the sleep, listen, transmit, and receive states of the radio transceivers. The bursty traffic networks experience long periods of inactivity interrupted by unplanned and often short lived periods of high traffic loads. Currently available MAC protocols cannot meet application fidelity requirements of the bursty traffic networks since they are designed either for networks with periodic traffic or are not sufficiently traffic-adaptive, thereby introducing large multi-hop latency delays to realize network connectivity, overprovision during light traffic conditions, and slow ramp up at the initiation of a high traffic episode. This paper presents enhancements made to the energy efficient MAC protocol which is especially designed for the bursty traffic networks and in the process targets some available communication techniques used in the WESNs for discussion and comparison.
Details
Keywords
Tariq Syed, Sunil Das, Satyendra Biswas, Mansour Assaf and Emil Petriu
The requirement for an automated test system has immensely increased due to the realization that manual testing is associated with additional resources and staffing constraints…
Abstract
The requirement for an automated test system has immensely increased due to the realization that manual testing is associated with additional resources and staffing constraints. In order to achieve a competitive edge, reduced development cost, timely product delivery, and product quality are mandatory in today's organization. Manual testing requires skilled operators that increase cost, time, and product delivery. The low cost computer-based automated system helps to get an edge by fulfilling these organizational demands. In this paper, an automated testing system has been developed to support functional testing of all phases of Nortel Networks 1-Meg modem system as its system under test (SUT). The modem is an inherently complex asymmetric digital subscriber line (ADSL) product and its testing is far more complex than just verification of process faults. The complexity of ADSL system renders automated test system an important and imperative part of ADSL testing. The subject paper demonstrates the indispensable need of automated test system for ADSL testing and its relative advantages in providing some benefit for the organization.
Details
Keywords
Sunil Das, Liwu Jin, Mansour Assaf, Satyendra Biswas and Emil Petriu
The implementation of fault testing environment for embedded cores-based digital circuits is a challenging endeavor. The subject paper aims developing techniques in design…
Abstract
The implementation of fault testing environment for embedded cores-based digital circuits is a challenging endeavor. The subject paper aims developing techniques in design verification and test architecture utilizing well-known concepts of hardware and software co-design. There are available methods to ensure correct functionality, in both hardware and software, for embedded cores-based systems but one of the most used and acceptable approaches to realize this is through the use of design-for-testability (DFT). Specifically, applications of built-in self-test (BIST) methodology in testing embedded cores are considered in the paper, with specific implementations being targeted towards the International Symposium on Circuits and Systems (ISCAS) 85 combinational benchmark circuits.
Details
Keywords
Sunil Das, Alexander Applegate, Satyendra Biswas and Emil Petriu
The design of aliasing-free space support hardware for built-in self-testing in very large scale integration circuits and systems is of immense significance, specifically due to…
Abstract
The design of aliasing-free space support hardware for built-in self-testing in very large scale integration circuits and systems is of immense significance, specifically due to the design paradigm shift in recent years from system-on-board to system-on-chip. This paper discusses approach to realizing aliasing-free space compaction hardware targeting particularly embedded cores-based system-on-chips for single stuck-line faults, extending well-known concept from conventional switching theory, viz. that of compatibility relation as used in the minimization of incompletely specified sequential machines. For a pair of response outputs of the circuit under test, the method introduces the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other response output pair being simultaneously fault detection compatible) with respect to two-input AND/NAND, OR/NOR and XOR/XNOR logic, respectively. The process is illustrated with design details of space compactors for the International Symposium on Circuits and Systems or ISCAS 85 combinational (and ISCAS 89 full-scan sequential) benchmark circuits using simulation programs ATALANTA and FSIM, attesting to the relevance of the technique from the viewpoint of simplicity, resultant low area overhead and full fault coverage for single stuck-line faults, thereby making it an appropriate choice in commercial design environments.
Details
Keywords
Sunil Das, Satyendra Biswas, Voicu Groza and Mansour Assaf
Realizing aliasing-free space compressor for built-in self-testing of very large scale integration circuits and systems is of immense practical significance, especially due to the…
Abstract
Realizing aliasing-free space compressor for built-in self-testing of very large scale integration circuits and systems is of immense practical significance, especially due to the design paradigm shift in recent years from system-on-board to system-on-chip. This paper explores and provides new results on extending the scope of a recently developed approach to synthesizing aliasing-free space compaction hardware targeting particularly embedded cores-based system-on-chips for single stuck-line faults. For a pair of response outputs of the circuit under test, the method uses the notion of fault detection compatibility and conditional fault detection compatibility (conditional upon some other response output pair being simultaneously fault detection compatible) with respect to two-input AND/NAND nonlinear logic. The process is illustrated with development details of space compressors for the International Symposium on Circuits and Systems or ISCAS 85 combinational and ISCAS 89 full-scan sequential benchmark circuits (results on full-scan sequential circuits though not included in the paper) using simulation programs ATALANTA and FSIM, showing the relevance of the technique from the viewpoint of simplicity, resultant low area overhead and full fault coverage for single stuck-line faults, thereby making it an ideal choice in actual design environments.
Details
Keywords
Mansour Assaf, Leslie-Ann Moore, Sunil Das, Satyendra Biswas and Scott Morton
A low-level logic fault test simulation environment targeted towards application-specific integrated circuits (ASICs) in particular is proposed in this paper. The simulation…
Abstract
A low-level logic fault test simulation environment targeted towards application-specific integrated circuits (ASICs) in particular is proposed in this paper. The simulation environment emulates a typical built-in self-testing (BIST) environment with test pattern generator (TPG) that sends its outputs to a circuit (core) under test (CUT) and the output streams from the CUT are fed into an output response analyzer (ORA). The developed simulator is very suitable for testing embedded digital intellectual property (IP) cores-based systems. The paper describes the total test architecture environment, including the application of the logic fault simulator. Results on simulation on some specific International Symposium on Circuits and Systems (ISCAS) 85 combinational and ISCAS 89 sequential benchmark circuits are provided as well for appraisal.
Details
Keywords
Sunil Das, Satyendra Biswas, Emil Petriu, Voicu Groza, Mansour Assaf and Amiya Nayak
The design of space-efficient support hardware for built-in self-testing (BIST) is of immense significance in the synthesis of present day very large-scale integration (VLSI…
Abstract
The design of space-efficient support hardware for built-in self-testing (BIST) is of immense significance in the synthesis of present day very large-scale integration (VLSI) circuits and systems, particularly in the context of design paradigm shift from system-on-board to system-on-chip (SOC). This paper presents an overview of the general problem of designing zero-aliasing or aliasing-free space compression hardware in relation to embedded cores-based SOC for single stuck-line faults in particular, extending the well-known concepts of conventional switching theory, and of incompatibility relation to generate maximal compatibility classes (MCCs) utilizing graph theory concepts, based on optimal generalized sequence mergeability, as developed by the authors in earlier works. The paper briefly presents the mathematical basis of selection criteria for merger of an optimal number of outputs of the module under test (MUT) for realizing maximum compaction ratio in the design, along with extensive simulation results on International Symposium on Circuits and Systems or ISCAS 85 combinational and ISCAS 89 full-scan sequential benchmark circuits, with simulation programs ATALANTA, FSIM, and COMPACTEST.
Details
Keywords
The fast depletion of natural resources that has resulted in the scarcity of resources and degradation of environment and the subsequent conflict over resources within and among…
Abstract
Purpose
The fast depletion of natural resources that has resulted in the scarcity of resources and degradation of environment and the subsequent conflict over resources within and among the states have given rise to a growing concern for environmental security all over the world. It may be pointed out here that since the beginning of human civilization, humans have been relying on the environment for their needs and demands. Therefore, the concern of human beings to the environment has been always and obvious. But now with the depletion of natural resources, the concern for environmental security is being advocated. The purpose of this paper is to analyze environmental issues in the context of South Asia. It may also be added here that in a situation as stated above, any stress on the environment can cause conflicts involving violence within the state as well as between the nation states. Moreover, this paper will look into other issues related to the environment degradation in India and Bangladesh.
Design/methodology/approach
The first approach confines environment to the nature and the problems and constraints related to it. It can be termed as ecological approach. This approach is too narrow in its scope, as nature alone is not responsible for many types of hazards. How it is being exploited and protected is equally important. The other approach has been termed as the maximize approach and it includes both the ecology and its human domains. This approach takes into consideration the interaction between the two. It believes that the excessive dependence of human beings affects the environment. Also, the depletion and degradation of the environment affect human beings. The environmental security has to include both the domains and understand their inter-linkages. In fact, the uses of environment and its proper maintenance are related to the human domains.
Findings
The environment-related problems and their implications are more similar in both countries. It is true that there is a growing awareness on environmental issues in almost all the countries in the last few years and the individual countries have persuaded environment-friendly policies in certain sectors. Apart from this regional level, a common approach to securing the environment may involve the following aspects: sharing of knowledge and expertise regarding population control measures, policies and programs; cooperation for development and poverty eradication; regularization of inter-state migrations, evolving a regional framework for controlling, repatriation and rehabilitation of refugees; establishment of a system of disaster management and disaster preparedness at the regional level; exchange of knowledge and research works on seismic tremors, earthquakes, and landslides, their causes and possibilities; evolving common flood control measures and development of a regional flood warning system; common measures can be taken up for increased agriculture productivity, treatment of salinity, development of cyclone warning system, reforestation, development of water resources, air pollution control system, etc.
Originality/value
This research will not only be useful for India and Bangladesh but also for other South Asian countries and developing countries as well.
Details
Keywords
Sumita Mishra and Rabi N. Subudhi
The introductory paper begins with the issue about the relevance of research in management. It emphasizes the need for scholars to adopt methodologies best suited to the research…
Abstract
The introductory paper begins with the issue about the relevance of research in management. It emphasizes the need for scholars to adopt methodologies best suited to the research problem of their choice. This paper contains sections on the nature of management research, dominant research paradigms, the methodological domain, quantitative versus qualitative research, and triangulation in using multiple methodologies. The paper provides a background to the purpose of the book and summarizes in brief the purpose of each the subsequent papers.