Search results

1 – 1 of 1
Per page
102050
Citations:
Loading...
Access Restricted. View access options
Article
Publication date: 24 May 2013

N. Abboud, R. Habch, Y. Cuminal, A. Foucaran and C. Salame

The purpose of this paper is to apply a negative gate bias stress in order to study instabilities of threshold voltage in N‐channel power vertical double‐diffused…

195

Abstract

Purpose

The purpose of this paper is to apply a negative gate bias stress in order to study instabilities of threshold voltage in N‐channel power vertical double‐diffused metal‐oxide‐semiconductor field effect transistor (VDMOSFET). Variations in gate oxide trapped charge and interface trap densities are also calculated.

Design/methodology/approach

A threshold voltage shift is detected; the oxide and interface trap densities were evaluated based on a direct measurement of the gate to source capacitance and conductance.

Findings

Results presented show that the threshold voltage is decreasing with stress time, the capacitance and conductance curves are altered by applied stress, also the oxide traps and the interface traps densities are increasing with stress time.

Originality/value

The positive bias stress seems to be more destructive in the case of the studied devices.

Details

International Journal of Structural Integrity, vol. 4 no. 2
Type: Research Article
ISSN: 1757-9864

Keywords

1 – 1 of 1
Per page
102050