Yong‐Won Lee, Keun‐Soo Kim and Katsuaki Suganuma
The purpose of this paper is to study the effect of the electropolishing time of stencil manufacturing parameters and solder‐mask definition methods of PCB pad design parameters…
Abstract
Purpose
The purpose of this paper is to study the effect of the electropolishing time of stencil manufacturing parameters and solder‐mask definition methods of PCB pad design parameters on the performance of solder paste stencil printing process for the assembly of 01005 chip components.
Design/methodology/approach
During the study, two types of stencils were manufactured for the evaluations: electroformed stencils and electropolished laser‐cut stencils. The electroformed stencils were manufactured using the standard electroforming process and their use in the paste printing process was compared against the use of an electropolished laser‐cut stencil. The electropolishing performance of the laser‐cut stencil was evaluated twice at the following intervals: 100 s and 200 s. The performance of the laser‐cut stencil was also evaluated without electropolishing. An optimized process was established after the polished stencil apertures of the laser‐cut stencil were inspected. The performance evaluations were made by visually inspecting the quality of the post‐surface finishing for the aperture wall and the quality of that post‐surface finishing was further checked using a scanning electron microscope. A test board was used in a series of designed experiments to evaluate the solder paste printing process.
Findings
The results demonstrated that the length of the electropolishing time had a significant effect on the small stencil's aperture quality and the solder paste's stencil printing performance. In this study, the most effective electropolishing time was 100 s for a stencil thickness of 0.08 mm. The deposited solder paste thickness was significantly better for the enhanced laser‐cut stencil with electropolishing compared to the conventional electroformed stencils. In this printing‐focused work, print paste thickness measurements were also found to vary across different solder‐mask definition methods of printed circuit board pad designs with no change in the size of the stencil aperture. The highest paste value transfer consistently occurred with solder‐mask‐defined pads, when an electropolished laser‐cut stencil was used.
Originality/value
Due to important improvements in the quality of the electropolished laser‐cut stencil, and based on the results of this experiment, the electropolished laser‐cut stencil is strongly recommended for the solder paste printing of fine‐pitch and miniature components, especially in comparison to the typical laser‐cut stencil. The advantages of implementing a 01005 chip component mass production assembly process include excellent solder paste release, increased solder volume, good manufacture‐ability, fast turnaround time, and greater cost saving opportunities.
Details
Keywords
Goro Izuta, Tsuyoshi Tanabe and Katsuaki Suganuma
The paper's purpose is to provide a solution to a problem on dissolution and disappearance of copper electrodes in solder bath in lead free soldering on printed circuit board…
Abstract
Purpose
The paper's purpose is to provide a solution to a problem on dissolution and disappearance of copper electrodes in solder bath in lead free soldering on printed circuit board (PCB).
Design/methodology/approach
The influence of the copper concentration, temperature, and flowing velocity of molten solder on the copper dissolution have been estimated, and it has been found that the dissolution rate of copper electrodes in Sn‐3.0Ag‐xCu solder alloys is defined by temperature and copper concentration in solder.
Findings
It was found that increasing the copper concentration to 1.5 mass% in Sn‐3.0Ag‐xCu solder could lower the rate of copper dissolution to the equivalent level as that of the conventional Sn‐Pb eutectic alloy at the temperature of 560 K.
Research implications/implications
In this paper, a dissolution phenomenon has been studied on Sn‐Ag‐Cu system alloys. It is interesting about the effect of other elements for controlling the dissolution.
Practical implications
The method to control the copper electrode dissolution in wave soldering is clarified. The copper dissolution rate for Sn‐3.0Ag‐1.5Cu solder can be lowered to the equivalent level as that of conventional Sn‐Pb eutectic solder, even at 560 K.
Originality/value
In this paper, a dissolution phenomenon has been evaluated by flowing molten solder which is close to one in a practical soldering. It is the most different point from earlier study.
Details
Keywords
Yong‐Won Lee, Keun‐Soo Kim and Katsuaki Suganuma
The purpose of this paper is to optimize assembly processes in order to minimize defects in the assembly of 01005 chip components.
Abstract
Purpose
The purpose of this paper is to optimize assembly processes in order to minimize defects in the assembly of 01005 chip components.
Design/methodology/approach
During the study, solder paste printing process‐related variables, such as solder paste type, stencil type, and stencil opening ratio, and pick and place process‐related methods, such as vision camera type and vacuum pickup nozzle type were evaluated with the goal of achieving a high‐yield assembly solution for 01005 chip components. A test board was used in a series of designed experiments to optimize the solder paste printing, pick and placement, and reflow processes. Assembly defects were analyzed as a function of the stencil design and the assembly processes.
Findings
The results of the study indicated that both electroformed and electropolished laser‐cut stencils had a comparable print quality with respect to the solder volume delivered to the pads. In terms of assembly yield performance, type 4 (size range: 20‐38 μm) solder paste with a smaller sphere size gave a better overall yield and better paste deposition on the pad, if used on a 0.08‐mm thick electroformed stencil with a 90 per cent aperture. Temperature cycling between −65 and 150°C, with up to 1,500 cycles, showed that no cracks were observed at the solder joints due to temperature cycling. The process and design change required for achieving a robust manufacturing process have been indicated and reported.
Originality/value
The results of this work provide process recommendations for the implementation of 01005‐sized chip components assembly in mass production processes.
Details
Keywords
Masahiro Inoue and Katsuaki Suganuma
This paper investigates the variations in electrical properties of a typical isotropic conductive adhesive (ICA) made with an epoxy‐based binder that are caused by differences in…
Abstract
Purpose
This paper investigates the variations in electrical properties of a typical isotropic conductive adhesive (ICA) made with an epoxy‐based binder that are caused by differences in the curing conditions.
Design/methodology/approach
In‐situ monitoring of the various processes that were used to cure the ICA revealed that electrical conduction in the ICA specimens depends on both the high‐temperature curing conditions and the conditions during cooling to temperatures below the glass transition temperature (Tg).
Findings
The electrical resistivity of the cured ICA specimens after cooling to ambient temperature decreased with increasing degree of conversion, tending towards a convergence value that decreased with increasing curing temperature. The electrical resistivity of the specimens also varied significantly depending on the subsequent annealing process. However, the electrical resistivity achieved after annealing at temperatures above the curing temperatures clearly depended on the particular curing temperature that was used. The characteristics of the polymer structure in the adhesive binder are considered to be different, depending on the curing temperature, and this affects the electrical properties of the ICA;, i.e. the characteristics of the polymer structure obtained during the curing process affect the electrical resistance of the ICA, even after subsequent annealing processes.
Research limitations/implications
This paper discusses generalities of variation in the electrical properties of ICAs during heating and cooling processes. The variation in behaviour in practice will differ depending on the type of adhesive binder in the ICA.
Originality/value
This paper clarifies how the electrical properties of ICAs evolve during the curing, annealing and cooling processes.
Details
Keywords
Yong‐Won Lee, Keun‐Soo Kim and Katsuaki Suganuma
To propose a solution procedure to minimize/eliminate tombstoning defects in small chip components with different micro via‐in pad designs for high density module assembly.
Abstract
Purpose
To propose a solution procedure to minimize/eliminate tombstoning defects in small chip components with different micro via‐in pad designs for high density module assembly.
Design/methodology/approach
Four different micro via‐in pad designs were compared (via‐hole diameter): ultra small via‐in pads (10 μm), small via‐in pads (20 μm) and large via‐in pads (60 μm), as well as designs with no via‐in pads and capped via‐in pads. Two process variables were also evaluated for the goal of achieving a high‐yield assembly solution in micro via‐in pad and lead‐free solder conditions. Potential factors such as the preheat conditions of the reflow profile and stencil aperture size, which might affect tombstoning in components with micro via‐in pads, were investigated.
Findings
The results indicated that the micro via‐in pad design significantly increased the tombstoning; thus, tombstoning did not occur in components with both no via‐in pads and capped via‐in pads. Capped via‐in pads exhibited the best results in preventing tombstoning and provided a wide process window for the selection of process parameters. The results showed that tombstoning was found to decrease with both increasing stencil opening ratio and use of reflow profile with long‐preheat condition.
Originality/value
The paper's findings provide certain process guidelines for high density module assemblies with via‐in pad design. The strategy is to prevent tombstoning by adopting capped via‐in pad design if possible when employing micro via‐in pad technology.
Details
Keywords
Yong‐Won Lee, Keun‐Soo Kim and Katsuaki Suganuma
The purpose of this paper is to propose a solution procedure to minimize/eliminate voiding and spattering defects in the assembly of 0201 chip components with micro via‐in pads…
Abstract
Purpose
The purpose of this paper is to propose a solution procedure to minimize/eliminate voiding and spattering defects in the assembly of 0201 chip components with micro via‐in pads and 95 wt.%Sn‐5 wt.%Sb solder alloy.
Design/methodology/approach
In total, four different micro via‐in pad designs were compared (via‐hole opening size): ultra small via‐in pads (d: 10 μm), small via‐in pads (d: 20 μm), and large via‐in pads (d: 60 μm), as well as designs with no via‐in pads and capped via‐in pads. Two process variables were also evaluated for the goal of achieving a high‐yield assembly solution in micro via‐in pad and lead‐free solder systems. Potential factors, such as the preheat conditions of the reflow profile and stencil aperture size, which might affect voiding and spattering in solder joints with micro via‐in pad, were investigated. Solder voiding frequency and size were also determined from X‐ray inspection and sample cross‐section analysis.
Findings
The results indicated that larger via‐holes were seen to create bigger voiding than smaller via‐holes. For smaller via‐holes, spattering is a greater problem than voiding in solder joints. Ultra small via‐in pads generated higher spattering compared to no via‐in pads and capped via‐in pads. Capped via‐in pads exhibited the best results in preventing voiding and flux spattering, and provided a wide process window for the selection of process parameters. It is also indicated that spattering was found to rapidly reduced with both increasing stencil opening size and use of reflow profile with long‐preheat conditions.
Originality/value
The findings provide certain process guidelines for surface‐mount assembly with via‐in pad substrate design. The strategy is to prevent voiding and spattering by adopting capped via‐in pads, if possible, when applying micro via with the 95 wt.%Sn‐5 wt.%Sb solder alloy system.