Search results

1 – 1 of 1
Per page
102050
Citations:
Loading...
Access Restricted. View access options
Article
Publication date: 1 September 2005

Taehoon Kim, Jee‐Soo Mok, Chang‐Kyu Song, Jun‐Heyoung Park, Kyung‐O Kim, Ben Sun and Byung‐Youl Min

To review a newly developed PCB fabrication process based on a parallel lamination technique.

273

Abstract

Purpose

To review a newly developed PCB fabrication process based on a parallel lamination technique.

Design/methodology/approach

This paper has been written to introduce the SAVIA process, a new parallel lamination technique for PCB fabrication. The basic concept of the SAVIA process has been described along with the individual process steps and the reliability issues. The advantages of SAVIA process have been also discussed in both economical and technological aspects.

Findings

It was found that the parallel lamination technique, a key process for SAVIA, was not only highly flexible and reliable but also a cost‐effective fabrication method for high performance PCB. With the SAVIA process, manufacturing lead‐times can be substantially reduced due to the nature of the parallel processing. It was also confirmed that a highly reliable metal alloy interconnection was created between the core and the adhesive layers during the lamination process. The formed metal alloy contacts showed excellent electrical and physical characteristics. The between layers was precise.

Originality/value

The value of this paper is to introduce a novel PCB fabrication process based on a parallel lamination technique that is superior to conventional build‐up processes from both technological and economical viewpoints. By applying a parallel lamination technique, it is expected that fabrication costs can be lowered due to reductions in manufacturing lead‐time.

Details

Circuit World, vol. 31 no. 3
Type: Research Article
ISSN: 0305-6120

Keywords

1 – 1 of 1
Per page
102050