To read this content please select one of the options below:

A 1.8 V high-speed 8-bit hybrid DAC with integrated rail-to-rail buffer amplifier in CMOS 180 nm

Norhamizah Idros (Collaborative Microelectronic Design Excellence Centre (CEDEC), Universiti Sains Malaysia, Penang, Malaysia)
Alia Rosli (Oppstar Technology Sdn Bhd, Inkubator Inovasi Universiti (I2U), Universiti Sains Malaysia @USM, Penang, Malaysia)
Zulfiqar Ali Abdul Aziz (Collaborative Microelectronic Design Excellence Centre (CEDEC), Engineering Campus, Universiti Sains Malaysia, Penang, Malaysia)
Jagadheswaran Rajendran (Collaborative Microelectronic Design Excellence Centre (CEDEC), Engineering Campus, Universiti Sains Malaysia, Penang, Malaysia)
Arjuna Marzuki (School of Electrical and Electronic Engineering, Universiti Sains Malaysia, Penang, Malaysia)

Microelectronics International

ISSN: 1356-5362

Article publication date: 18 May 2021

Issue publication date: 17 August 2021

157

Abstract

Purpose

The purpose of this paper is to present the performance of an 8-bit hybrid DAC which is suitable for wireless application or part of a built-in test block for ADC. The hybrid architecture used is the combination of thermometer coding and binary-weighted resistor architectures.

Design/methodology/approach

The conventional DAC topology performance tends to degrade at high-resolution applications. A hybrid topology, which combines an equal number of bits of thermometer coding and binary-weighted resistor architectures operating at higher sampling frequency, was proposed in this work. The die was fabricated in 180 nm CMOS process technology with a supplied voltage of 1.8 V.

Findings

Measured results showed that the DNL and INL errors are within −1 to +1 LSB and −0.9 to +0.9 LSB, respectively for the input range of 0.9 V at the clock rate of 200 MHz, and this DAC was proven monotonic. This 0.068 mm2 DAC consumed 12.6 mW for the data conversion.

Originality/value

This paper is of value in showing the equal division of bits from thermometer coding and binary-weighted resistor architectures provides smaller die size and enhances the performance of hybrid DAC, in terms of linearity, which are DNL and INL errors and guarantees monotonicity at higher sampling frequency.

Keywords

Acknowledgements

Collaborative Research in Engineering, Science and Technology (CREST).Grant number – PCEDEC/6050415.MOHE Fundamental Research Grant Scheme (FRGS).Grant number – 1001/PCEDEC/6071449.USM Research University (Individual) Grant.Grant number – 1001/PCEDEC/8014079.

Citation

Idros, N., Rosli, A., Abdul Aziz, Z.A., Rajendran, J. and Marzuki, A. (2021), "A 1.8 V high-speed 8-bit hybrid DAC with integrated rail-to-rail buffer amplifier in CMOS 180 nm", Microelectronics International, Vol. 38 No. 2, pp. 46-54. https://doi.org/10.1108/MI-10-2020-0073

Publisher

:

Emerald Publishing Limited

Copyright © 2021, Emerald Publishing Limited

Related articles